# **DLD VT-2 REPORT**

AIM- To implement odd parity generator for 4-Bit binary number using VHDL and write the code for design and testbench. (Question 8-B)

THEORY- The parity generating technique is one of the most widely used error detection techniques for the data transmission. In digital systems, when binary data is transmitted and processed, data may be subjected to noise so that such noise can alter 0s (of data bits) to 1s and 1s to 0s. Hence, a **Parity Bit** is added to the word containing data in order to make number of 1s either even or odd. The message containing the data bits along with parity bit is transmitted from transmitter to the receiver. At receiving end, the number of 1s in the message is counted and if it doesn't match with the transmitted one, it means there is an error in the data. Thus, the Parity Bit it is used to detect errors, during the transmission of binary data.

The sum of the data bits and parity bits can be even or odd. In even parity, the added parity bit will make the total number of 1s an even number, whereas in odd parity, the added parity bit will make the total number of 1s an odd number.

If we have 4 bits, then it becomes a 4-bit odd parity generator. Now the output odd parity bit would be decided on the basis of 4 input bits, namely D3, D2, D1, and D0.

Table 1

| $\mathbf{D}_3$ | $\mathbf{D}_2$ | $\mathbf{D}_{1}$ | $\mathbf{D}_0$ | Even-parity<br>P | Odd-parity<br>P |
|----------------|----------------|------------------|----------------|------------------|-----------------|
| 0              | 0              | 0                | 0              | 0                | 1               |
| 0              | 0              | 0                | 1              | 1                | 0               |
| 0              | 0              | 1                | 0              | 1                | 0               |
| 0              | 0              | 1                | 1              | 0                | 1               |
| 0              | 1              | 0                | 0              | 1                | 0               |
| 0              | 1              | 0                | 1              | 0                | 1               |
| 0              | 1              | 1                | 0              | 0                | 1               |
| 0              | 1              | 1                | 1              | 1                | 0               |
| 1              | 0              | 0                | 0              | 1                | 0               |
| 1              | 0              | 0                | 1              | 0                | 1               |
| 1              | 0              | 1                | 0              | 0                | 1               |
| 1              | 0              | 1                | 1              | 1                | 0               |
| 1              | 1              | 0                | 0              | 0                | 1               |
| 1              | 1              | 0                | 1              | 1                | 0               |
| 1              | 1              | 1                | 0              | 1                | 0               |
| 1              | 1              | 1                | 1              | 0                | 1               |

On solving the table-1 using K-Maps we get the expression for odd parity as-NOT(((D3 XOR D2) XOR D1) XOR D0)



METHODOLOGY- 1. Study the logic of 4-Bit Odd Parity Generator and drawing the truth table.

- 2. Solve for odd-parity from the truth table using K-Map.
- 3. Write the code for designing 4-Bit Odd Parity Generator Model in VHDL using the expression derived from K-Map.
- 4. Write the code for testbench in VHDL.
- 5. Run the code and obtain the waveform.

## CODE-

Link for the code- <a href="https://www.edaplayground.com/x/A4RL">https://www.edaplayground.com/x/A4RL</a>

### A. DESIGN:

```
design.vhd
          \oplus
 1 -- Code your design here
                                                               VHDL Design
  2 Library IEEE;
 3 use IEEE.std_logic_1164.all;
 5 entity oddpargen is
        port(a0,a1,a2,a3:in bit;
 6
        parodd:out bit);
 7
 8 end oddpargen;
 10 architecture arc of oddpargen is
 11 begin
        parodd <= not(((a0 xor a1)xor a2)xor a3);</pre>
 12
 13 end arc;
 14
```

#### **B. TESTBENCH:**

```
testbench.vhd
            \oplus
                                                                 VHDL Testbench
  1 Library IEEE:
  2 use IEEE.std_logic_1164.all;
  4 entity testbench is
  5 end testbench:
  6
  7 architecture tb of testbench is
  8 component oddpargen is
         port(a0,a1,a2,a3:in bit;
 9
             parodd:out bit);
 10
 11 end component:
 12 signal aS,bS,cS,dS,oS: bit;
 13
 14 begin
         dut: oddpargen port map(aS,bS,cS,dS,oS);
 15
         process
 16
         begin
 17
             aS<='0'; bS<='0'; cS<='0'; dS<='0'; wait for 1 ns;
 18
             aS<='0'; bS<='0'; cS<='0'; dS<='1'; wait for 1 ns;
 19
             aS<='0'; bS<='0'; cS<='1'; dS<='0';wait for 1 ns; aS<='0'; bS<='0'; cS<='1'; dS<='1';wait for 1 ns;
 20
 21
             aS<='0'; bS<='1'; cS<='0'; dS<='0';wait for 1 ns;
 22
             aS<='0'; bS<='1'; cS<='0'; dS<='1'; wait for 1 ns;
 23
             aS<='0'; bS<='1'; cS<='1'; dS<='0'; wait for 1 ns;
 24
             aS<='0'; bS<='1'; cS<='1'; dS<='1'; wait for 1 ns;
 25
             aS<='1'; bS<='0'; cS<='0'; dS<='0';wait for 1 ns; aS<='1'; bS<='0'; cS<='0'; dS<='1';wait for 1 ns;
 26
 27
             aS<='1'; bS<='0'; cS<='1'; dS<='0'; wait for 1 ns;
 28
             aS<='1'; bS<='0'; cS<='1'; dS<='1'; wait for 1 ns;
 29
             aS<='1'; bS<='1'; cS<='0'; dS<='0'; wait for 1 ns;
 30
             aS<='1'; bS<='1'; cS<='0'; dS<='1'; wait for 1 ns;
 31
             aS<='1'; bS<='1'; cS<='1'; dS<='0'; wait for 1 ns;
 32
             aS<='1'; bS<='1'; cS<='1'; dS<='1'; wait for 1 ns;
 33
             wait:
 34
          end process;
 35
 36 end tb;
```

### RESULT AND WAVEFORM-



Brought to you by A DOULOS

CONCLUSION- From the waveform it is clearly visible that "parodd" is 1 only when the sum of number of 1's in "a0", "a1", "a2" and "a3" is even so as to make the total number of 1's odd.

Therefore 4-Bit Odd Parity Generator is successfully implemented using VHDL.

PREPARED BY- Amogh Garg (2020UCO1688)

Yash Jindal (2020UCO1689)

Group Number-22